Please use this identifier to cite or link to this item: https://dspace.uzhnu.edu.ua/jspui/handle/lib/13479
Full metadata record
DC FieldValueLanguage
dc.contributor.authorMiczo, A.-
dc.contributor.authorМіца, Олександр Володимирович-
dc.date.accessioned2017-05-13T19:47:18Z-
dc.date.available2017-05-13T19:47:18Z-
dc.date.issued2007-
dc.identifier.citationMiczo A., Mitsa O. Ad hoc design-for-testability rules // Міжнародна науково-практична конференція «Проблеми забезпечення якості підготовки фахівців та гармонізація національних стандартів вищої освіти в європейському освітньому просторі». Секція “Сучасні напрямки наукових досліджень”. – Ужгород, 2007. – С. 46-47.uk
dc.identifier.urihttps://dspace.uzhnu.edu.ua/jspui/handle/lib/13479-
dc.description.abstractThe evolution of technology has brought about an era where individual ICs now possess hundreds of thousands to millions of gates. RAM and ROM often reside on the same IC with complex logic. Individual I/O pins serve multiple purposes, acting both as inputs and as outputs. The increasing gate to pin ratio results in fewer I/O pins with which to gain access to the logic to be tested. Architecturally, many chips have complex arbitration sequences that require several exchanges of signals before anything meaningful happens inside the chip. All of these factors contribute to potentially long test programs that strain the resources of available test equipment and point to the conclusion that test issues must be considered early in the design cycle.uk
dc.language.isoenuk
dc.subjectTestability problems for digital circuitsuk
dc.titleAd hoc design-for-testability rulesuk
dc.typeTextuk
dc.pubTypeТези до статтіuk
Appears in Collections:Наукові публікації кафедри інформаційних управляючих систем та технологій

Files in This Item:
File Description SizeFormat 
Micso_Mitsa.pdf87.2 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.